- 5.3 What is the difference between DRAM and SRAM in terms of application?
- **5.4** What is the difference between DRAM and SRAM in terms of characteristics such as speed, size, and cost?

| Bit<br>position    | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    |
|--------------------|------|------|------|------|------|------|------|------|------|------|------|------|
| Position<br>number | 1100 | 1011 | 1010 | 1001 | 1000 | 0111 | 0110 | 0101 | 0100 | 0011 | 0010 | 0001 |
| Data bit           | D8   | D7   | D6   | D5   |      | D4   | D3   | D2   |      | D1   |      |      |
| Check bit          |      |      |      |      | C8   |      |      |      | C4   |      | C2   | C1   |
| Word<br>stored as  | 0    | 0    | 1    | 1    | 0    | 1    | 0    | 0    | 1    | 1    | 1    | 1    |
| Word<br>fetched as | 0    | 0    | 1    | 1    | 0    | 1    | 1    | 0    | 1    | 1    | 1    | 1    |
| Position<br>number | 1100 | 1011 | 1010 | 1001 | 1000 | 0111 | 0110 | 0101 | 0100 | 0011 | 0010 | 0001 |
| Check bit          |      |      |      |      | 0    |      |      |      | 0    |      | 0    | 1    |

Figure 5.10 Check Bit Calculation

**5.10** For the Hamming code shown in Figure 5.10, show what happens when a check bit rather than a data bit is in error?



| 5.14 | Develop an SEC code for a 16-bit data word. Generate the code for the data word 0101000000111001. Show that the code will correctly identify an error in data bit 5. |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                                                                                                                                                                      |
|      |                                                                                                                                                                      |
|      |                                                                                                                                                                      |
|      |                                                                                                                                                                      |
|      |                                                                                                                                                                      |
|      |                                                                                                                                                                      |
|      |                                                                                                                                                                      |
|      |                                                                                                                                                                      |

| О. |
|----|
|    |
|    |
|    |
| O? |
|    |
|    |
|    |

7.1 On a typical microprocessor, a distinct I/O address is used to refer to the I/O data registers and a distinct address for the control and status registers in an I/O controller for a given device. Such registers are referred to as ports. In the Intel 8088, two I/O instruction formats are used. In one format, the 8-bit opcode specifies an I/O operation; this is followed by an 8-bit port address. Other I/O opcodes imply that the port address is in the 16-bit DX register. How many ports can the 8088 address in each I/O addressing mode?

- 7.3 The Z8000 also includes a block I/O transfer capability that, unlike DMA, is under the direct control of the processor. The block transfer instructions specify a port address register (Rp), a count register (Rc), and a destination register (Rd). Rd contains the main memory address at which the first byte read from the input port is to be stored. Rc is any of the 16-bit general purpose registers. How large a data block can be transferred?
- 7.6 For programmed I/O, Figure 7.5 indicates that the processor is stuck in a wait loop doing status checking of an I/O device. To increase efficiency, the I/O software could be written so that the processor periodically checks the status of the device. If the device is not ready, the processor can jump to other tasks. After some timed interval, the processor comes back to check status again.
  - a. Consider the above scheme for outputting data one character at a time to a printer that operates at 10 characters per second (cps). What will happen if its status is scanned every 200 ms?
  - b. Next consider a keyboard with a single character buffer. On average, characters are entered at a rate of 10 cps. However, the time interval between two consecutive key depressions can be as short as 60 ms. At what frequency should the keyboard be scanned by the I/O program?

- 7.9 A particular system is controlled by an operator through commands entered from a keyboard. The average number of commands entered in an 8-hour interval is 60.
  - **a.** Suppose the processor scans the keyboard every 100 ms. How many times will the keyboard be checked in an 8-hour period?
  - **b.** By what fraction would the number of processor visits to the keyboard be reduced if interrupt-driven I/O were used?

- 7.11 Consider a system employing interrupt-driven I/O for a particular device that transfers data at an average of 8 KB/s on a continuous basis.
  - a. Assume that interrupt processing takes about 100 μs (i.e., the time to jump to the interrupt service routine (ISR), execute it, and return to the main program). Determine what fraction of processor time is consumed by this I/O device if it interrupts for every byte.
  - b. Now assume that the device has two 16-byte buffers and interrupts the processor when one of the buffers is full. Naturally, interrupt processing takes longer, because the ISR must transfer 16 bytes. While executing the ISR, the processor takes about 8 μs for the transfer of each byte. Determine what fraction of processor time is consumed by this I/O device in this case.
  - c. Now assume that the processor is equipped with a block transfer I/O instruction such as that found on the Z8000. This permits the associated ISR to transfer each byte of a block in only 2  $\mu$ s. Determine what fraction of processor time is consumed by this I/O device in this case.

- 8.7 Is it necessary for all of the pages of a process to be in main memory while the process is executing?
- **8.8** Must the pages of a process in main memory be contiguous?
- 8.6 Suppose the page table for the process currently executing on the processor looks like the following. All numbers are decimal, everything is numbered starting from zero, and all addresses are memory byte addresses. The page size is 1024 bytes.

| Virtual page<br>number | Valid bit | Reference bit | Modify bit | Page frame<br>number<br>4<br>7 |  |
|------------------------|-----------|---------------|------------|--------------------------------|--|
| 0                      | 1         | 1             | 0          |                                |  |
| 1                      | 1         | 1             | 1          |                                |  |
| 2                      | 0         | 0             | 0          | -                              |  |
| 3                      | 1         | 0             | 0          | 2                              |  |
| 4                      | 0         | 0             | 0          | _                              |  |
| 5                      | 1         | 0             | 1          | 0                              |  |

- a. Describe exactly how, in general, a virtual address generated by the CPU is translated into a physical main memory address.
- b. What physical address, if any, would each of the following virtual addresses correspond to? (Do not try to handle any page faults, if any.)
  - i. 1052
  - ii. 2221
  - iii. 5499

8.8 A process references five pages, A, B, C, D, and E, in the following order: A; B; C; D; A; B; E; A; B; C; D; E

Assume that the replacement algorithm is first-in-first-out and find the number of page transfers during this sequence of references starting with an empty main memory with three page frames. Repeat for four page frames.

8.9 The following sequence of virtual page numbers is encountered in the course of execution on a computer with virtual memory:

342647132635123

Assume that a least recently used page replacement policy is adopted. Plot a graph of page hit ratio (fraction of page references in which the page is in main memory) as a function of main-memory page capacity n for  $1 \le n \le 8$ . Assume that main memory is initially empty.